## **Lecture Plan**

Subject: Digital Circuit & Computer Organization (CSC51102) [L-T-P = 3-1-0]

Class: I Semester M.Tech. (CA) & III Semester M.Sc. (M&C)

| Sl. No. | Name of the Topics                                                                    | Number of<br>Classes |
|---------|---------------------------------------------------------------------------------------|----------------------|
| 1.      | Number Systems And Codes                                                              | Classes              |
| 1.      | (Introduction, Data Representation, Number System Conversion, Complements,            |                      |
|         | Integer/Floating Point Representation, Weighted and Un-weighted Codes,                | 3                    |
|         | Alphanumeric Codes, Binary Addition, Binary Subtraction, Error Detection and          |                      |
|         | Correction)                                                                           |                      |
| 2.      | Logic Gates                                                                           | 3                    |
|         | (Basic Gates, Universal Gates, Characteristics)                                       |                      |
| 3.      | Boolean Algebra                                                                       |                      |
|         | (Introduction, Booleans Rules and Laws, DeMorgan's Theorem, SOP and POS               | 4                    |
|         | Form of Boolean Expressions, K-Map, Quine McCluskey Method)                           |                      |
| 4.      | Combinational Circuits                                                                |                      |
|         | (Introduction, Half/Full Adder, Half/Full Subtractor, Code Converter, Multiplexer,    | 3                    |
|         | Demultiplexer, Encoder, Decoder)                                                      |                      |
| 5.      | Sequential Circuits                                                                   | 3                    |
|         | (Introduction, Flip-Flops, Counters)                                                  |                      |
| 6.      | Register Transfer and Micro-operations                                                | 4                    |
|         | (Register, Shift Register, Bus System (Multiplexer, Tri-State Buffer), Micro-         |                      |
|         | operations (Arithmetic, Logic, Shift), Arithmetic Logic Shift Unit)                   |                      |
| 7.      | Faster Algorithms                                                                     | 4                    |
|         | (Booth Algorithm and Bit-Pair Recoding Method for Signed Operand                      |                      |
|         | Multiplication, Restoring and Non-Restoring Integer Division Method)                  |                      |
| 8.      | Basic Computer Organization and Design                                                | 3                    |
|         | (Process and Memory Interconnection, Instruction Codes, Instruction Cycle,            |                      |
| 0       | Single-Bus Organization, Multiple Bus Organization, Addressing Modes)                 | 2                    |
| 9.      | Control Unit                                                                          | 3                    |
| 10.     | (Hardwired and Micro-programmed)                                                      | 5                    |
| 10.     | Memory Organization (Memory Hierarchy, Memory Types, Main Memory Architecture, Memory | 3                    |
|         | Address Map, Cache Memory, Virtual Memory, Paging, DMA)                               |                      |
| 11.     | Input-Output Organization                                                             | 5                    |
| 11.     | (Introduction, I/O Versus Memory Bus, Asynchronous Data Transfer, Modes of            | 3                    |
|         | Transfer (Programmed I/O, Interrupt-Initiated I/O, DMA))                              |                      |
|         | TOTAL                                                                                 | 40                   |
|         | TOTAL                                                                                 | 70                   |